Vision Standard IP Cores

GigE Vision, USB3 Vision, CoaXPress

GigE Vision, USB3 Vision, CoaXPress

  • Compatible with Xilinx 7 Series (and up) and Intel/Altera Cyclone V devices (and up)
  • Compact, customizable
  • Delivered with a working reference design

Video Acquisition Module

The Video Acquisition Module of the reference design simulates a camera with a test pattern generator. This module is delivered as VHDL source code, which has to be replaced by a sensor interface and pixel processing logic in the camera design.

Working Reference DesignS2I’s Vision Standard IP Cores solutions are delivered as a working reference design along with FPGA IP cores. This minimizes development time and allows for top-notch performance at a small footprint, while leaving enough flexibility to customize the design. Sensor to Image cores are compact and leave enough space in the FPGA for your application.

FPGA Integrated CPU

An FPGA integrated CPU (MicroBlaze, NIOS, ARM) is used for several non-time-critical control and configuration tasks on the Vision Standard IP Cores. This software is written in C and can be extended by the customer.

op Level DesignThe first component of the IP Core is the Top Level Design. It is an interface between external hardware (imager, sensors, GigE Vision, USB3 Vision or CXP Vision PHY) and FPGA internal data processing. We deliver this module as VHDL source code that can be adapted to custom hardware.

MVDK Machine Vision Development KitSensor to Image MVDK development kit is a flexible evaluation platform for machine vision applications.

  • support for CoaXPress host and device reference designs
  • support for GigE Vision host and device reference designs
  • support for USB3 Vision device designs
  • support for Sony IMX imager interface designs
  • support for various Enclustra FPGA modules with Intel and Xilinx FPGAs

    Contact Form